| BODY HEIGHT | 0.035 INCHES MINIMUM AND 0.050 INCHES MAXIMUM | 
| BODY LENGTH | 0.250 INCHES MINIMUM AND 0.260 INCHES MAXIMUM | 
| BODY WIDTH | 0.140 INCHES MINIMUM AND 0.150 INCHES MAXIMUM | 
| CASE OUTLINE SOURCE AND DESIGNATOR | T0-84 JOINT ELECTRON DEVICE ENGINEERING COUNCIL | 
| DESIGN FUNCTION AND QUANTITY | 4 GATE, NOR | 
| FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND MEDIUM POWER AND MEDIUM SPEED AND W/TOTEM POLE OUTPUT | 
| INCLOSURE CONFIGURATION | FLAT PACK | 
| INCLOSURE MATERIAL | GLASS AND METAL | 
| INPUT CIRCUIT PATTERN | QUAD 2 INPUT | 
| MAXIMUM POWER DISSIPATION RATING | 240.0 MILLIWATTS | 
| OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS | 
| OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC | 
| PRECIOUS MATERIAL | GOLD | 
| PRECIOUS MATERIAL AND LOCATION | TERMINAL AND BODY SURFACES GOLD | 
| STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS | 
| TERMINAL SURFACE TREATMENT | GOLD | 
| TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS | 
| TEST DATA DOCUMENT | 96906-MIL-STD-883 STANDARD (INCLUDES INDUSTRY OR ASSOCIATION STANDARDS, INDIVIDUAL MANUFACTUREER STANDARDS, ETC.). | 
| TIME RATING PER CHACTERISTIC | 22.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT | 
| VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |