| BODY HEIGHT | 0.008 INCHES MINIMUM AND 0.100 INCHES MAXIMUM | 
| BODY LENGTH | 0.337 INCHES MINIMUM AND 0.350 INCHES MAXIMUM | 
| BODY WIDTH | 0.200 INCHES MINIMUM AND 0.300 INCHES MAXIMUM | 
| CASE OUTLINE SOURCE AND DESIGNATOR | -0-004-AA JOINT ELECTRON DEVICE ENGINEERING COUNCIL | 
| DESIGN FUNCTION AND QUANTITY | 4 GATE, NAND | 
| FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND W/OPEN COLLECTOR AND HIGH SPEED | 
| INCLOSURE CONFIGURATION | FLAT PACK | 
| INCLOSURE MATERIAL | CERAMIC AND GLASS | 
| INPUT CIRCUIT PATTERN | QUAD 2 INPUT | 
| MAXIMUM POWER DISSIPATION RATING | 792.0 MILLIWATTS | 
| OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS | 
| OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC | 
| STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS | 
| TEST DATA DOCUMENT | 96906-MIL-STD-883 STANDARD (INCLUDES INDUSTRY OR ASSOCIATION STANDARDS, INDIVIDUAL MANUFACTUREER STANDARDS, ETC.). | 
| TIME RATING PER CHACTERISTIC | 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 12.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |